Global Standards for the Microelectronics Industry
Standards & Documents Search
Title | Document # |
Date![]() |
---|---|---|
PMIC5000/PMIC5010 Power Management IC Standard |
JESD301-1A.03 | Feb 2025 |
This standard defines the specifications of interface parameters, signaling protocols, and features for PMIC device as used for memory module applications. The designation PMIC5000, PMIC5010 refers to the device specified by this document. The purpose is to provide a standard for the PMIC5000, PMIC5010 device for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use. This is a minor update to correct the document name, and also remove the extraneous hard return in the middle of the description between “as” and “used”. Committee(s): JC-40.1 Free download. Registration or login required. |
||
PLASTIC DUAL SMALL OUTLINE, 1.27 MM PITCH, 7.50 MM BODY WIDTH, RECT FAMILY PACKAGE |
MS-013H | Feb 2025 |
Designator: PDSO-G#-I1p27... Item 11-1062 Free download. Registration or login required. |
||
DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card E AnnexRelease Number: Version 2.00 |
JESD305-R8-RCE | Feb 2025 |
This standard, JESD305-R8-RCE, DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card E Annex, defines the design detail of x8, 2 Package Rank DDR5 RDIMM with 8-bit ECC. The common feature of DDR5 RDIMM, such as the connector pinout, can be found in the JESD305, DDR5 Registered Dual Inline Memory Module (RDIMM) Common Standard. Free download. Registration or login required. |
||
PLASTIC DUAL SMALL OUTLINE, GULL WING, RECTANGULAR PACKAGE |
MO-203E | Jan 2025 |
Item 11-1072 Package Designator: PDSO-G#_... Free download. Registration or login required. |
||
PLASTIC DUAL FLATPACK, FLAT TERMINAL, RECTANGULAR FAMILY PACKAGE |
MO-293C | Jan 2025 |
Item 11-1071 PDFP-_... Free download. Registration or login required. |
||
Automotive Solid State Drive (SSD) Device StandardRelease Number: 1.1 |
JESD312 | Jan 2025 |
This standard defines the specifications of interface parameters, signaling protocols, environmental requirements, packaging, and other features for a solid state drive (SSD) targeted primarily at automotive applications. Free download. Registration or login required. |
||
Guidelines for Representing Threshold Voltage of SiC MOSFETs in Datasheets, Version 1.0Release Number: Version 1.0 |
JEP202 | Jan 2025 |
This publication provides guidelines for representation of threshold voltage and transfer characteristic of SiC MOS device in datasheets. Free download. Registration or login required. |
||
PLASTIC BOTTOM GRID ARRAY, BALL, 0.35 MM PITCH, RECTANGULAR FAMILY PACKAGE |
MO-365A | Jan 2025 |
Designator: PBGA-B#[#]_i0P35... Item: 11-1076
Committee(s): JC-11 Free download. Registration or login required. |
||
Universal Flash Storage (UFS)Release Number: Version 4.1 |
JESD220G | Dec 2024 |
This document replaces all prior versions; however, JESD220F August 2022 (version 4.0) remains available for reference purposes. This standard defines a UFS Universal Flash Storage electrical interface and a UFS memory device. Available for purchase: $423.00 Add to Cart Paying JEDEC Members may login for free access. |
||
Universal Flash Storage Host Controller Interface (UFSHCI)Release Number: Version 4.1 |
JESD223F | Dec 2024 |
This document replaces all prior versions; however, JESD223E August 2022 (version 4.0) remains available for reference purposes. This standard describes a functional specification of the Host Controller Interface (HCI) for Universal Flash Storage (UFS). The objective of UFSHCI is to provide a uniform interface method of accessing the UFS hardware capabilities so that a standard/common Driver can be provided for the Host Controller. The common Driver would work with UFS host controller from any vendor. This standard includes a description of the hardware/software interface between system software and the host controller hardware. It is intended for hardware designers, system builders and software developers. This standard is a companion document to [UFS], Universal Flash Storage (UFS). The reader is assumed to be familiar with [UFS], [MIPI-UNIPRO], and [MIPI-M-PHY]. Clause 4 provides a brief overview of the architectural overview of UFS. Clause 5 describes the register interface of UFSHCI. Clause 6 describes the data structure used by UFSHCI. Clause 7 provides a theory of operation for UFSHCI. Clause 8 describes the error recovery process for UFSHCI. Available for purchase: $220.00 Add to Cart Paying JEDEC Members may login for free access. |