Global Standards for the Microelectronics Industry
Standards & Documents Search
Title | Document # |
Date![]() |
---|---|---|
STANDARD MANUFACTURER'S IDENTIFICATION CODE |
JEP106BL | Feb 2025 |
The manufacturers identification code is defined by one or more 8 bit fields, each consisting of 7 data bits plus 1 odd parity bit. The manufacturers identification code is assigned, maintained and updated by the JEDEC Office. The intent of this identification code is that it may be used whenever a digital field is required, e.g., hardware, software, documentation, etc. To make a request for an ID Code please go to https://www.jedec.org/standards-documents/id-codes-order-form Free download. Registration or login required. |
||
SHIPPING AND HANDLING TRAY FOR DDR5 2U DIMM |
CO-042A | Feb 2025 |
Designator: N/A Item #: 5-1074 Free download. Registration or login required. |
||
PMIC5120 Power Management IC StandardRelease Number: Version 1.0 |
JESD301-6 | Feb 2025 |
This standard defines the specification of interface parameters, signaling protocols, and features for PMIC devices used for memory module applications. The designation PMIC5120 refers to the device specified by this document. The purpose is to provide a standard for the PMIC5120 device for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use. Unless otherwise noted in the document, any illegal operation is not allowed and device operation is not guaranteed. Free download. Registration or login required. |
||
Graphics Double Data Rate 7 SGRAM Standard (GDDR7) |
JESD239B | Feb 2025 |
This standard defines the Graphics Double Data Rate 7 (GDDR7) Synchronous Graphics Random Access Memory (SGRAM) specification, including features, functionality, package, and pin assignments.
Free download. Registration or login required. |
||
DDR5 Small Outline Dual Inline Memory Module (SODIMM) Common StandardRelease Number: Version 1.1 |
JESD309A | Feb 2025 |
This standard defines the electrical and mechanical requirements for 262-pin, 1.1 V (VDD), Small Outline, Double Data Rate, Synchronous DRAM Dual In-Line Memory Modules (DDR5 SDRAM SODIMMs). These DDR5 SODIMMs are intended for use as main memory when installed in Computers, laptops and other systems. Free download. Registration or login required. |
||
DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Common StandardRelease Number: Version 1.2 |
JESD308B | Feb 2025 |
This standard defines the electrical and mechanical requirements for 288-pin, 1.1 V (VDD), Unbuffered, Double Data Rate, Synchronous DRAM Dual In-Line Memory Modules (DDR5 SDRAM UDIMMs). These DDR5 Unbuffered DIMMs (UDIMMs) are intended for use as main memory when installed in Computers. Free download. Registration or login required. |
||
DDR5 Clocked Small Outline Dual Inline Memory Module (CSODIMM) Raw Card B AnnexRelease Number: Version 1.00 |
JESD324-V0-RCB | Feb 2025 |
This annex JESD324-V0-RCB, “DDR5 Clocked Small Outline Dual Inline Memory Module with 0-bit ECC (EC0 CSODIMM) Raw Card B Annex" defines the design detail of x8, 2 Package Ranks DDR5 NECC Clocked SODIMM. The common feature of DDR5 CSODIMM such as the connector pinout can be found in the JESD324, DDR5 Clocked Small Outline Dual Inline Memory Module (CSODIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Clocked Unbuffered Dual Inline Memory Module (CUDIMM) Raw Card B AnnexRelease Number: Version 1.00 |
JESD323-A0-RCB | Feb 2025 |
This annex, JESD323-A0-RCB, “DDR5 Clocked Unbuffered Dual Inline Memory Module (CUDIMM) Raw Card B Annex", defines the design detail of x8, 2 Package Ranks DDR5 CUDIMM. The common feature of DDR5 CUDIMM such as the connector pinout can be found in the JESD323, DDR5 Clocked Unbuffered Dual Inline Memory Module (CUDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card A AnnexRelease Number: Version 2.00 |
JESD305-R8-RCA | Feb 2025 |
This annex, JESD305-R8-RCA, DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card A Annex, defines the design detail of x4, 2 Package Rank DDR5 RDIMM with 8-bit ECC. The common feature of DDR5 RDIMM, such as the connector pinout, can be found in the JESD305, DDR5 Registered Dual Inline Memory Module (RDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Clocked Small Outline Dual Inline Memory Module (CSODIMM) Common StandardRelease Number: Version 1.1 |
JESD324A | Feb 2025 |
This standard defines the electrical and mechanical requirements for 262-pin, 1.1 V (VDD), Clocked Small Outline, Double Data Rate, Synchronous DRAM Dual In-Line Memory Modules (DDR5 SDRAM CSODIMMs). These DDR5 CSODIMMs are intended for use as main memory when installed in Computers, laptops and other systems. Free download. Registration or login required. |
||
DDR5 Clocked Unbuffered Dual Inline Memory Module (CUDIMM) Common StandardRelease Number: Version 1.1 |
JESD323A | Feb 2025 |
This standard defines the electrical and mechanical requirements for 288-pin, 1.1 V (VDD), Clocked, Unbuffered, Double Data Rate, Synchronous DRAM Dual In-Line Memory Modules (DDR5 SDRAM CUDIMMs). These DDR5 Clocked Unbuffered DIMMs (CUDIMMs) are intended for use as main memory when installed in Computers. Free download. Registration or login required. |
||
DDR5 Clocked Unbuffered Dual Inline Memory Module with 4-bit ECC (EC4 CUDIMM) Raw Card E AnnexRelease Number: Version 1.00 |
JESD323-B4-RCE | Feb 2025 |
This annex, JESD323-B4-RCE, “DDR5 Clocked Unbuffered Dual Inline Memory Module (CUDIMM) Raw Card E Annex" defines the design detail of x8, 2 Package Ranks DDR5 CUDIMM. The common feature of DDR5 CUDIMM such as the connector pinout can be found in the JESD323, DDR5 Clocked Unbuffered Dual Inline Memory Module (CUDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Registered Dual Inline Memory Module (RDIMM) Common StandardRelease Number: Version 2.00 |
JESD305A | Feb 2025 |
This standard defines the electrical and mechanical requirements for 288-position, 1.1 Volt (VDD and VDDQ), DDR5 Registered (RDIMM), Double Data Rate (DDR), Synchronous DRAM Dual In-Line Memory Modules (DIMM). These Registered DDR5 SDRAM DIMMs are intended for use in server, workstation, and database environments. Free download. Registration or login required. |
||
DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card C AnnexRelease Number: Version 2.00 |
JESD305-R8-RCC | Feb 2025 |
This standard, JESD305-R8-RCC, DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card C Annex, defines the design detail of x4, 1 Package Rank DDR5 RDIMM with 8-bit ECC. The common feature of DDR5 RDIMM, such as the connector pinout, can be found in the JESD305, DDR5 Registered Dual Inline Memory Module (RDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card D AnnexRelease Number: Version 2.00 |
JESD305-R8-RCD | Feb 2025 |
This standard, JESD305-R8-RCD, DDR5 Registered Dual Inline Memory Module with 8-bit ECC (EC8 RDIMM) Raw Card D Annex, defines the design detail of x8, 1 Package Rank DDR5 RDIMM with 8-bit ECC. The common feature of DDR5 RDIMM, such as the connector pinout, can be found in the JESD305, DDR5 Registered Dual Inline Memory Module (RDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Unbuffered Dual Inline Memory Module with 4-bit ECC (EC4 UDIMM) Raw Card D AnnexRelease Number: Version 1.1 |
JESD308-U4-RCD | Mar 2025 |
This annex JESD308-U4-RCD, DDR5 Unbuffered Dual Inline Memory Module with 4-bit ECC (EC4UDIMM) Raw Card D Annex defines the design detail of x8, 1 Package Rank DDR5 UDIMM with 4-bit ECC. The common feature of DDR5 UDIMM such as the connector pinout can be found in the JESD308, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Raw Card A AnnexRelease Number: Version 1.1 |
JESD308-U0-RCA | Mar 2025 |
This annex JESD308-U0-RCA, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Raw Card A Annex defines the design detail of x8, 1 Package Rank DDR5 UDIMM. The common feature of DDR5 UDIMM such as the connector pinout can be found in the JESD308, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Unbuffered Dual Inline Memory Module with 4-bit ECC (EC4 UDIMM) Raw Card E AnnexRelease Number: Version 1.1 |
JESD308-U4-RCE | Mar 2025 |
This annex JESD308-U4-RCE, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) with 4-bit ECC (EC4 SODIMM) Raw Card E Annex" defines the design detail of x8, 2 Package Ranks DDR5 ECC UDIMM. The common feature of DDR5 UDIMM such as the connector pinout can be found in the JESD308, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Raw Card C AnnexRelease Number: Version 1.1 |
JESD308-U0-RCC | Mar 2025 |
This annex JESD308-U0-RCC, “DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Raw Card C Annex” defines the design detail of x16, 1 Package Ranks DDR5 UDIMM. The common feature of DDR5 UDIMM such as the connector pinout can be found in the JESD308, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Common Standard. Item 2265.08A Free download. Registration or login required. |
||
DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Raw Card B AnnexRelease Number: Version 1.1 |
JESD308-U0-RCB | Mar 2025 |
This annex, JESD308-U0-RCB, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Raw Card B Annex, defines the design detail of x8, 2 Package Ranks DDR5 UDIMM. The common feature of DDR5 UDIMM such as the connector pinout can be found in the JESD308, DDR5 Unbuffered Dual Inline Memory Module (UDIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Small Outline Dual Inline Memory Module (SODIMM) Raw Card B AnnexRelease Number: Version 1.1 |
JESD309-S0-RCB | Mar 2025 |
This annex, JESD309-S0-RCB, DDR5 Small Outline Dual Inline Memory Module with 0-bit ECC (EC0 SODIMM) Raw Card B Annex", defines the design detail of x8, 2 Package Ranks DDR5 NECC SODIMM. The common feature of DDR5 SODIMM such as the connector pinout can be found in the JESD309, DDR5 Small Outline Dual Inline Memory Module (SODIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Small Outline Dual Inline Memory Module (SODIMM) Raw Card A AnnexRelease Number: Version 1.1 |
JESD309-S0-RCA | Mar 2025 |
This annex, JESD309-S0-RCA, DDR5 Small Outline Dual Inline Memory Module (SODIMM) Raw Card A Annex, defines the design detail of x8, 1 Package Rank DDR5 SODIMM. The common feature of DDR5 SODIMM such as the connector pinout can be found in the JESD309, DDR5 Small Outline Dual Inline Memory Module (SODIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Small Outline Dual Inline Memory Module with 4-bit ECC (EC4 SODIMM) Raw Card D AnnexRelease Number: Version 1.1 |
JESD309-S4-RCD | Mar 2025 |
This annex, JESD309-S4-RCD, DDR5 Small Outline Dual Inline Memory Module with 4-bit ECC (EC4 SODIMM) Raw Card D Annex, defines the design detail of x8, 1 Package Rank DDR5 SODIMM with 4-bit ECC. The common feature of DDR5 SODIMM such as the connector pinout can be found in the JESD309, DDR5 Small Outline Dual Inline Memory Module (SODIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Small Outline Dual Inline Memory Module (SODIMM) Raw Card C AnnexRelease Number: Version 1.1 |
JESD309-S0-RCC | Mar 2025 |
This annex, JESD309-S0-RCC, DDR5 Small Outline Dual Inline Memory Module (SODIMM) Raw Card C Annex, defines the design detail of x16, 1 Package Ranks DDR5 SODIMM. The common feature of DDR5 SODIMM such as the connector pinout can be found in the JESD309, DDR5 Small Outline Dual Inline Memory Module (SODIMM) Common Standard. Free download. Registration or login required. |
||
DDR5 Small Outline Dual Inline Memory Module with 4-bit ECC (EC4 SODIMM) Raw Card D AnnexRelease Number: Version 1.1 |
JESD309-S4-RCE | Mar 2025 |
This annex, JESD309-S4-RCD, DDR5 Small Outline Dual Inline Memory Module with 4-bit ECC (EC4 SODIMM) Raw Card D Annex, defines the design detail of x8, 1 Package Rank DDR5 SODIMM with 4-bit ECC. The common feature of DDR5 SODIMM such as the connector pinout can be found in the JESD309, DDR5 Small Outline Dual Inline Memory Module (SODIMM) Common Standard. Free download. Registration or login required. |
||
JEDEC Manual of Organization and Procedure |
JM21W | Mar 2025 |
This Manual sets forth the mission and requirements of JEDEC as an independent incorporated Association governed by a Board of Directors. Committee(s): JC-BOD Free download. Registration or login required. |
||
DICTIONARY OF TERMS FOR SOLID-STATE TECHNOLOGY, 7th Edition |
JESD88G | Mar 2025 |
This reference for technical writers and educators, manufacturers, and buyers and users of discrete solid state devices is now available. It should aid the technical committees of JEDEC in the avoidance of multiple definitions and reduce the proliferation of redundant definitions. The long-term goal is to include definitions from all JEDEC publications and standards. Each of the approximately two thousand entries is referenced to its source publication, and an annex listing the names of the source publications and their releases dates is included. All entries were reviewed for punctuation, grammar, and clarity, as well as accuracy, and reworded if such was considered warranted. The purpose of this dictionary is to promote the uniform use of terms, definitions, abbreviations, and symbols throughout the solid state industry Committee(s): JC-10 Free download. Registration or login required. |
||
PMIC5020 Power Management IC StandardRelease Number: Version 1.1 |
JESD301-4A | Mar 2025 |
This standard defines the specifications of interface parameters, signaling protocols, and features for PMIC device as used for memory module applications. The designation PMIC5020 refers to the device specified by this document.
The purpose is to provide a standard for the PMIC5020 device for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use. Free download. Registration or login required. |
||
High Bandwidth Memory (HBM3) DRAM |
JESD238B.01 | Apr 2025 |
The HBM3 DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM3 DRAM uses a wide-interface architecture to achieve high-speed, low power operation. Each channel interface maintains a 64 bit data bus operating at double data rate (DDR). Patents(): A complete list of Assurance/Disclosure Forms is available to JEDEC members in the Members Area. Non-members can obtain individual Assurance/Disclosure Forms on request from the JEDEC office. Free download. Registration or login required. |
||
SILICON BOTTOM GRID ARRAY COLUMN, 0.035 MM X 0.055 MM PITCH RECTANGULAR PACKAGE (HBM4) |
MO-362B | Apr 2025 |
Designator: SBGA-M8236[56028]_I0p65-R14p175x10p975Z0p81 Item #: 4-1079
Committee(s): JC-11 Free download. Registration or login required. |
||
High Bandwidth Memory (HBM4) DRAM |
JESD270-4 | Apr 2025 |
The HBM4 DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM4 DRAM uses a wide-interface architecture to achieve high-speed, low power operation. Each channel interface maintains a 64 bit data bus operating at double data rate (DDR). The JESD271-4 HBM4 Bump Matrix Spreadsheet will be available in early May. Patents(): There are several patent notifications claims in the JEDEC patent letter spreadsheet file for HBM. I do not know if any of these are going to be asserted against this HBM4 specification but this list is included in the BoD ballot content for reference. Free download. Registration or login required. |
Pages
- « first
- ‹ previous
- …
- 35
- 36
- 37